# **Power MOSFET**

# 30 V, 76 A, Single N-Channel, DPAK/IPAK

## **Features**

- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Capacitance to Minimize Driver Losses
- Optimized Gate Charge to Minimize Switching Losses
- These are Pb-Free Devices

## **Applications**

- CPU Power Delivery
- DC-DC Converters
- Low Side Switching

# MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Param                                                                                                                                   | Parameter                         |                       |                      |      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|----------------------|------|------|
| Drain-to-Source Voltag                                                                                                                  | V <sub>DSS</sub>                  | 30                    | V                    |      |      |
| Gate-to-Source Voltage                                                                                                                  | V <sub>GS</sub>                   | ±20                   | V                    |      |      |
| Continuous Drain                                                                                                                        |                                   | T <sub>A</sub> = 25°C | I <sub>D</sub>       | 14   | Α    |
| Current (R <sub>θJA</sub> ) (Note 1)                                                                                                    |                                   | T <sub>A</sub> = 85°C |                      | 11   |      |
| Power Dissipation (R <sub>θJA</sub> ) (Note 1)                                                                                          |                                   | T <sub>A</sub> = 25°C | P <sub>D</sub>       | 2.14 | W    |
| Continuous Drain                                                                                                                        |                                   | T <sub>A</sub> = 25°C | I <sub>D</sub>       | 11   | Α    |
| Current (R <sub>θJA</sub> ) (Note 2)                                                                                                    | Steady                            | T <sub>A</sub> = 85°C |                      | 8.8  |      |
| Power Dissipation (R <sub>θJA</sub> ) (Note 2)                                                                                          | State                             | T <sub>A</sub> = 25°C | P <sub>D</sub>       | 1.33 | W    |
| Continuous Drain                                                                                                                        |                                   | T <sub>C</sub> = 25°C | I <sub>D</sub>       | 76   | Α    |
| Current (R <sub>θJC</sub> )<br>(Note 1)                                                                                                 |                                   | T <sub>C</sub> = 85°C |                      | 59   |      |
| Power Dissipation $(R_{\theta JC})$ (Note 1)                                                                                            |                                   | T <sub>C</sub> = 25°C | P <sub>D</sub>       | 60   | W    |
| Pulsed Drain Current                                                                                                                    | t <sub>p</sub> =10μs              | T <sub>A</sub> = 25°C | I <sub>DM</sub>      | 150  | Α    |
| Current Limited by Packa                                                                                                                | age                               | T <sub>A</sub> = 25°C | I <sub>DmaxPkg</sub> | 45   | Α    |
| Operating Junction and                                                                                                                  | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175         | °C                   |      |      |
| Source Current (Body Di                                                                                                                 | I <sub>S</sub>                    | 50                    | Α                    |      |      |
| Drain to Source dV/dt                                                                                                                   | dV/dt                             | 6.0                   | V/ns                 |      |      |
| Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 24 V, $V_{GS}$ = 10 V, L = 1.0 mH, $I_{L(pk)}$ = 21 A, $R_G$ = 25 $\Omega$ ) |                                   |                       | E <sub>AS</sub>      | 220  | mJ   |
| Lead Temperature for So (1/8" from case for 10 s)                                                                                       | Idering Pu                        | rposes                | TL                   | 260  | °C   |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.



# ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 30 V                 | 6.0 mΩ @ 10 V           | 76 A               |
| 30 V                 | 9.4 mΩ @ 4.5 V          | 701                |









CASE 369AA DPAK (Bent Lead) STYLE 2

CASE 369AD **IPAK** (Straight Lead)

CASE 369D **IPAK** (Straight Lead DPAK)

## MARKING DIAGRAMS **& PIN ASSIGNMENTS**



= Year ww = Work Week 4806N = Device Code = Pb-Free Package

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

## THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol             | Value | Unit |
|---------------------------------------------|--------------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{\theta JC}$    | 2.5   | °C/W |
| Junction-to-Tab (Drain)                     | $R_{	heta JC-TAB}$ | 3.5   |      |
| Junction-to-Ambient - Steady State (Note 1) | $R_{	heta JA}$     | 70    |      |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$    | 113   |      |

- Surface-mounted on FR4 board using 1 in sq pad size, 1 oz Cu.
   Surface-mounted on FR4 board using the minimum recommended pad size.

# **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                    | Symbol                               | Test Condi                                                                 | tion                   | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------|------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          | •                                    |                                                                            |                        |     |      | •    |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | $V_{GS} = 0 \text{ V, I}_{D} = 250 \mu\text{A}$                            |                        | 30  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                            |                        |     | 27   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | V <sub>GS</sub> = 0 V,                                                     | $T_J = 25^{\circ}C$    |     |      | 1.0  | μΑ    |
|                                                              |                                      | V <sub>DS</sub> = 24 V                                                     | T <sub>J</sub> = 125°C |     |      | 10   |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | $V_{DS} = 0 \text{ V}, V_{GS}$                                             | = ±20 V                |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  |                                      |                                                                            |                        |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}, I_D =$                                                   | = 250 μA               | 1.5 |      | 2.5  | V     |
| Negative Threshold Temperature Coefficient                   | V <sub>GS(TH)</sub> /T <sub>J</sub>  |                                                                            |                        |     | 6.0  |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | V <sub>GS</sub> = 10 to 11.5 V                                             | I <sub>D</sub> = 30 A  |     | 4.9  | 6.0  | mΩ    |
|                                                              |                                      |                                                                            | I <sub>D</sub> = 15 A  |     | 4.8  |      |       |
|                                                              |                                      | V <sub>GS</sub> = 4.5 V                                                    | I <sub>D</sub> = 30 A  |     | 7.9  | 9.4  |       |
|                                                              |                                      |                                                                            | I <sub>D</sub> = 15 A  |     | 7.5  |      |       |
| Forward Transconductance                                     | gFS                                  | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 15 A                              |                        |     | 14   |      | S     |
| CHARGES AND CAPACITANCES                                     | •                                    |                                                                            |                        |     |      | •    |       |
| Input Capacitance                                            | C <sub>iss</sub>                     | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = 12 \text{ V}$    |                        |     | 2142 |      | pF    |
| Output Capacitance                                           | C <sub>oss</sub>                     |                                                                            |                        |     | 480  |      |       |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                     | VDS - 12                                                                   | · I                    |     | 251  |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  |                                                                            |                        |     | 15   | 23   | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   | $V_{GS} = 4.5 \text{ V}, V_{DS} = 15 \text{ V},$ $I_D = 30 \text{ A}$      |                        |     | 3.0  |      |       |
| Gate-to-Source Charge                                        | $Q_{GS}$                             |                                                                            |                        |     | 7.0  |      |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                             |                                                                            |                        |     | 7.0  |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  | V <sub>GS</sub> = 11.5 V, V <sub>DS</sub> = 15 V,<br>I <sub>D</sub> = 30 A |                        |     | 37   |      | nC    |
| SWITCHING CHARACTERISTICS (Note                              | e 4)                                 |                                                                            |                        |     |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   |                                                                            |                        |     | 13.9 |      | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | V <sub>GS</sub> = 4.5 V, V <sub>D</sub>                                    | <sub>S</sub> = 15 V,   |     | 29.7 |      |       |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  | $I_D = 15 \text{ A}, R_G = 3.0 \Omega$                                     |                        |     | 18.3 |      |       |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                            |                        |     | 7.8  |      |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   |                                                                            |                        |     | 8.5  |      | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | V <sub>GS</sub> = 11.5 V, V <sub>E</sub>                                   | <sub>os</sub> = 15 V,  |     | 23.8 |      |       |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  | $I_D = 15 \text{ A}, R_G = 3.0 \Omega$                                     |                        |     | 26   |      | 1     |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                            | ļ                      |     | 4.7  |      |       |

- 3. Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2%.
- 4. Switching characteristics are independent of operating junction temperatures.

# **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Parameter                      | Symbol          | Test Condition                                         |                        | Min | Тур    | Max | Unit |
|--------------------------------|-----------------|--------------------------------------------------------|------------------------|-----|--------|-----|------|
| DRAIN-SOURCE DIODE CHARACTERIS | STICS           |                                                        |                        |     |        |     |      |
| Forward Diode Voltage          | V <sub>SD</sub> | $V_{GS} = 0 V$ ,                                       | $T_J = 25^{\circ}C$    |     | 0.9    | 1.2 | V    |
|                                |                 | I <sub>S</sub> = 30 A                                  | T <sub>J</sub> = 125°C |     | 0.8    |     |      |
| Reverse Recovery Time          | t <sub>RR</sub> |                                                        | •                      |     | 26     |     | ns   |
| Charge Time                    | ta              | $V_{GS}$ = 0 V, dls/dt= 100 A/ $\mu$ s, $I_{S}$ = 30 A |                        |     | 13     |     |      |
| Discharge Time                 | tb              |                                                        |                        |     | 13     |     |      |
| Reverse Recovery Time          | Q <sub>RR</sub> |                                                        |                        |     | 16     |     | nC   |
| PACKAGE PARASITIC VALUES       |                 |                                                        |                        |     |        |     |      |
| Source Inductance              | L <sub>S</sub>  |                                                        |                        |     | 2.49   |     | nH   |
| Drain Inductance, DPAK         | L <sub>D</sub>  |                                                        | T <sub>A</sub> = 25°C  |     | 0.0164 |     |      |
| Drain Inductance, IPAK         | L <sub>D</sub>  | $T_A = 2$                                              |                        |     | 1.88   |     | 1    |
| Gate Inductance                | L <sub>G</sub>  |                                                        |                        |     | 3.46   |     | 1    |
| Gate Resistance                | R <sub>G</sub>  |                                                        |                        |     | 1.0    |     | Ω    |

## TYPICAL PERFORMANCE CURVES



Figure 1. On-Region Characteristics



Figure 2. Transfer Characteristics



Figure 3. On-Resistance vs. Gate-to-Source Voltage



Figure 4. On-Resistance vs. Drain Current and Gate Voltage



Figure 5. On–Resistance Variation with Temperature



Figure 6. Drain-to-Source Leakage Current vs. Drain Voltage

## TYPICAL PERFORMANCE CURVES



GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS)



Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge





Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature

# **TYPICAL PERFORMANCE CURVES**



Figure 13. Avalanche Characteristics



Figure 14. Thermal Response

# **ORDERING INFORMATION**

| Order Number | Package                                           | Shipping <sup>†</sup> |
|--------------|---------------------------------------------------|-----------------------|
| NTD4806NT4G  | DPAK<br>(Pb-Free)                                 | 2500 Tape & Reel      |
| NTD4806N-1G  | IPAK<br>(Pb-Free)                                 | 75 Units/Rail         |
| NTD4806N-35G | IPAK Trimmed Lead<br>(3.5 ± 0.15 mm)<br>(Pb-Free) | 75 Units/Rail         |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **PACKAGE DIMENSIONS**

# **DPAK**

CASE 369AA-01 ISSUE A



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.

|     | INC   | HES   | MILLIM | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.235 | 0.245 | 5.97   | 6.22   |
| В   | 0.250 | 0.265 | 6.35   | 6.73   |
| С   | 0.086 | 0.094 | 2.19   | 2.38   |
| D   | 0.025 | 0.035 | 0.63   | 0.89   |
| E   | 0.018 | 0.024 | 0.46   | 0.61   |
| F   | 0.030 | 0.045 | 0.77   | 1.14   |
| Н   | 0.386 | 0.410 | 9.80   | 10.40  |
| J   | 0.018 | 0.023 | 0.46   | 0.58   |
| L   | 0.090 | BSC   | 2.29   | BSC    |
| R   | 0.180 | 0.215 | 4.57   | 5.45   |
| S   | 0.024 | 0.040 | 0.60   | 1.01   |
| U   | 0.020 |       | 0.51   |        |
| ٧   | 0.035 | 0.050 | 0.89   | 1.27   |
| Z   | 0.155 |       | 3.93   |        |

## **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### **IPAK (STRAIGHT LEAD DPAK)**

CASE 369D-01 **ISSUE B** 

Z



- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.

| -   |        |       |        |        |
|-----|--------|-------|--------|--------|
|     | INCHES |       | MILLIN | IETERS |
| DIM | MIN    | MAX   | MIN    | MAX    |
| Α   | 0.235  | 0.245 | 5.97   | 6.35   |
| В   | 0.250  | 0.265 | 6.35   | 6.73   |
| С   | 0.086  | 0.094 | 2.19   | 2.38   |
| D   | 0.027  | 0.035 | 0.69   | 0.88   |
| Е   | 0.018  | 0.023 | 0.46   | 0.58   |
| F   | 0.037  | 0.045 | 0.94   | 1.14   |
| G   | 0.090  | BSC   | 2.29   | BSC    |
| Н   | 0.034  | 0.040 | 0.87   | 1.01   |
| J   | 0.018  | 0.023 | 0.46   | 0.58   |
| K   | 0.350  | 0.380 | 8.89   | 9.65   |
| R   | 0.180  | 0.215 | 4.45   | 5.45   |
| S   | 0.025  | 0.040 | 0.63   | 1.01   |
| ٧   | 0.035  | 0.050 | 0.89   | 1.27   |
| Z   | 0.155  |       | 3.93   |        |

# STYLE 2:

PIN 1. GATE 2. DRAIN

- 3. SOURCE
- DRAIN

#### 3.5 MM IPAK, STRAIGHT LEAD

CASE 369AD-01



- NOTES:
  1.. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.

  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD GATE OR MOLD FLASH.

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   | 2.19        | 2.38 |  |  |  |
| A1  | 0.46        | 0.60 |  |  |  |
| A2  | 0.87        | 1.10 |  |  |  |
| b   | 0.69        | 0.89 |  |  |  |
| b1  | 0.77        | 1.10 |  |  |  |
| D   | 5.97        | 6.22 |  |  |  |
| D2  | 4.80        |      |  |  |  |
| Е   | 6.35        | 6.73 |  |  |  |
| E2  | 4.70        |      |  |  |  |
| E3  | 4.45        | 5.46 |  |  |  |
| е   | 2.28        | BSC  |  |  |  |
| L   | 3.40        | 3.60 |  |  |  |
| L1  |             | 2.10 |  |  |  |
| L2  | 0.89        | 1.27 |  |  |  |
|     |             |      |  |  |  |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered raderians of semiconductor Components industries, Ite (SciLLC) solitate reserves the right to make changes without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

OPTIONAL CONSTRUCTION

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative